Getting your Open
Source software ready
for 0-day SoC bringup success stories & strategies

Bhupesh Sharma



@bhupesh\_sharma

## \$ whoami

- Currently @ ARM
- Been hacking on boot loaders & kernel since past 18 years.
- Contribute to:
  - Linux,
  - EFI/u-boot bootloader & Secure FW
- User-space utilities like:
  - kexec-tools, and
  - o Makedumpfile.
- Co-maintainer hat(s):
  - U-boot UFS, Qcom Ethernet & crash-utility tool.
- Area of Interest: O-day Silicon bringup using open-source software.



# Outline



- System on Chip.
- o-day Silicon
   Bringup.





### System on Chip (SoC)

- Integrated circuit contains all of system components in single piece of Silicon.
- multiple advantages including cost and lower power consumption.
- multiple-iterations are required before final delivery to customer(s).





#### o-day Silicon Bringup (what)

- Cost of taping out a System on Chip
   (SoC) ~\$ 2 to 3 million.
- Aim timely tape-out with o Silicon Bugs.
- Reality most chips, require multiple-iterations before final delivery to customer(s).





o-day Silicon Bringup (why)



Boot SW not ready for o-day bringup.



Probability of program failure



**Cost of program** 

# o-day Silicon Bringup (example)



- Getting SW ready.
- Software choices for Complex SoC Boot Flows.





#### Getting SW ready for Silicon (before silicon)

- Silicon bringup strategies, involve:
  - Booting Source,
  - Boot + Secure FW,
  - Boot loader,
  - OS (Linux, AOSP, RTOS)
  - User space
    - Busybox, Yocto ..
  - Hypervisor (Type 1, Type 2)



Reference: 9elements joins ARM System Ready Program

# Complex SoC Boot Flows



Runtime Security
Subsystem
(RSS)



System Control Processor (SCP)



Manageability Control
Processor
(MCP)



Application Processor (AP)



HDD



HDMI Display

Compute Subsystem

#### Cortex - M

Smallest/lowest power
Optimised for

discrete processing and



# Cortex - A Highest performance Optimised for



Optimised for rich operating systems



Peripheral I/O Subsystem Complex SoC Boot Flows

(getting complex'er

- Root of trust / Security,
- Power Management,
- BMC,
- Bootloader,
- Operating system loader

**Features** 



Complexity







# De-Risking & Accelerating OS development for SoCs

- Booting generic (OS) on any SoC:
  - o is *significant* milestone, and
  - requires SoC to meet a set of *minimum* hardware & firmware standards.
- Arm SystemReady software can just work on ARM SoCs.



#### Software Can Just Work on Armbased Devices





# De-Risking & Accelerating OS development for SoCs Software stack in BSA/SBSA compliant SoCs

- Base System Architecture (BSA):
  - enables hardware compatibility,
  - defines minimum CPU & system requirements to boot & run an OS.
  - BSA compliance needs to be achieved in silicon hardware.





Enabling systems where software 'just works'

- Open Source
   Firmware and
   Software.
- Demonstrating pre-tapeout OS-boot.
- Testing Pre-Tapeout SW.
- Contributing back to open-source.



### Open Source to the rescue (how)

No need to reinvent the wheel.





- Solid code review by maintainers & contributors.
- Release version management.



- Adherence to specifications example UEFI EDK2
- Interoperability checks.

Easy to setup CI tests.

| UEFI<br>Specification | UEFI Shell<br>Specification | UEFI PI<br>Specification | Self<br>Certification<br>Test | PI Distro<br>Package<br>Specification | ACPI<br>Specification |
|-----------------------|-----------------------------|--------------------------|-------------------------------|---------------------------------------|-----------------------|
| Current v2.10         | Current v2.2                | Current v1.8             | Current v2.7B                 | Current v1.1                          | Current v6.5          |
| August 2022           | January 2016                | March 2023               | April 2015                    | January 2016                          | August 2022           |



## **Open Source SW (Primary Compute)**



(RSS)



System Control Processor (SCP)



Manageability Control Processor (MCP)



**Application Processor** (AP)



Reference: Processor Firmwares

Compute Subsystem







Application processor SW

\_

## Open Source SW (10 subsystem)

- Open Source Firmware:
  - <u>Linux Vendor Firmware</u>
     <u>Service</u> (LVFS)
    - secure portal which allows hardware vendors to upload firmware updates
  - Linux firmware
    - contains firmware binary blobs necessary for functionality of hardware devices.
- Open Source <u>Device Drivers</u>





### Optimizing Boot flow (some ideas)

- Boot-to-prompt / userspace (KPI):
  - o critical for IoT and hand-held devices,
- Secondary compute cores sit idle while the boot firmware runs on the primary application core.
  - Boot timings can be optimized using available multiple-cores in the SoC,
- Handing over security, power management etc to dedicated co-processors.boot flow optimization,



Optimizing **Android** boot time



Optimizing Linux
Boot time

\_

# **Demonstrating Pre-Tapeout SW**



☐ ARM-software / **SCP-firmware** 

#### Reference: Processor Firmwares



Runtime Security
Subsystem
(RSS)

Root of Trust



System Control Processor (SCP)

> Power Control



Manageability
Control Processor
(MCP)

Baseboard Management \_

## **Demonstrating Pre-Tapeout SW**

Reference: functionally accurate simulation models



Qemu





ARM FVP

TLM model(s)

Reference: cycle accurate RTL models

Synopsys Zebu

Cadence PXP / PDP

Reference: ARM Morello Board



Actual Board

**Pre-Silicon Evaluation platforms** 

<u>Post-Si Evaluation</u> <u>platform</u> —

## **Testing Pre-Tapeout SW**

<u>UEFI</u>

**ACS - UEFI Application** 



shell> sbsa.efi

**ACS** - Linux Application



shell> insmod sbsa\_acs.ko
shell> ./sbsa

| Modules                                                                                           |  |  |
|---------------------------------------------------------------------------------------------------|--|--|
| PE, GIC, Timers, Watchdog, Wakeup, PCIe, NIST, Peripherals, SMMU, PMU, MPAM, RAS, Memory, and ETE |  |  |
| PCIe, SMMU, PMU                                                                                   |  |  |
|                                                                                                   |  |  |

Linux

Reference



# Contributing Pre-Tapeout SW back to Open-Source

- Boot FW:RSS, SCP, MCP FW.
- Bootloaders: u-boot, UEFI
- Secure FW: Trusted Firmware Architecture
- Linux dts, drivers, test-tools
- Test suites ACS, etc



```
index: kernel/git/torvalds/linux.git
 ummary refs log tree commit diff stats
path: root/arch/arm64/boot/dts/freescale/fsl-ls2080a-simu.dts
blob: 5517305039a4230263aa3ed8d528934bafe430b1 (plain)
     * Device Tree file for Freescale LS2080a software Simulato
           model = "Freescale Layerscape 2080a software Simulator model";
           compatible = "fsl,ls2080a-simu", "fsl,ls2080a";
                  compatible = "smsc,lan91c111";
                  reg = <0x0 0x2210000 0x0 0x100>;
                  interrupts = <0 58 0x1>;
          index : kernel/git/torvalds/linux.git
 summary refs log tree commit diff stats
 path: root/arch/arm64/boot/dts/arm/fvp-base-revc.dts
 blob: 85f1c15cc65d06187a74d19570c6fbd0ac32e5c8 (plain)
             model = "FVP Base RevC";
```

\_

# Quick Recap...

- Maximizing reuse of SW layers for Pre-silicon and Post-silicon bringup.
  - try standardized OS boot and simple user-space application(s) on both Pre and Post-silicon platforms.
  - upstream code developed on Pre-silicon platforms.

#### • Standardization:

- Specifications,
- Interoperability checks.
- One size *doesn't* fit all:
  - End use-case,
  - Available RAM, flash resources.
- Open source first advocacy.



### **Challenges**

- Use *virtualized* test platforms:
  - o <u>Qemu</u>,
  - ARM <u>fast models</u>,
  - o ARM <u>FVP</u> models.
- Use *low-cost* test platforms:
  - UEFI showcase on RPI4
- Open source first:
  - Use mailing lists & discussion forums.



**Next Steps** 



### **Questions?**

Slides can be found on github



The talk is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.

- <u>Boot Flow</u> for RD-Fremont platforms.
- Boot Flow for Neoverse N2 automotive platform.
- UEFI plugfest <u>talk</u>.
- Repos:
  - https://trustedfirmware.org/
  - https://www.tianocore.org/
  - https://www.denx.de/wiki/ U-Boot



#### References